[1] |
YUAN C, LAM Y. Low-energy and area-efficient trilevelswitching scheme for SAR ADC [J]. Electronics Letters, 2012, 48(9): 482-483.
|
[2] |
ZHU Z M, XIAO Y, SONG X L. VCM-based monotoniccapacitor switching scheme for SAR ADC [J].Electronics Letters, 2013, 49(5): 327-329.
|
[3] |
ZHU Y, CHAN C H, CHIO U F, et al. A 10-bit100-MS/s reference-free SAR ADC in 90 nm CMOS[J]. IEEE Journal of Solid-State Circuits, 2010, 45(6):1111-1121.
|
[4] |
RAHIMI E, YAVARI M. Energy-efficient highaccuracyswitching method for SAR ADCs [J]. ElectronicsLetters, 2014, 50(7): 499-501.
|
[5] |
XIE L B, SU J, LIU J X, et al. Energy-efficientcapacitor-splitting DAC scheme with high accuracy forSAR ADCs [J]. Electronics Letters, 2015, 51(6): 460-462.
|
[6] |
CAO Z H, YAN S L, LI Y C. A 32mW1.25 GS/s 6 b 2 b/step SAR ADC in 0.13 μm CMOS[C]//International Solid-State Circuits Conference:Digest of Techical Papers. San Francisco, CA, USA:IEEE, 2008: 542-543.
|
[7] |
CRANINCKX J, VAN DER PLAS G. A 65 fJ/conversion-step 0-to-50MS/s 0-to-0.7mW 9 b chargesharingSAR ADC in 90 nm digital CMOS [C]// InternationalSolid-State Circuits Conference: Digest ofTechnology Papers. San Francisco, CA, USA: IEEE,2007: 246-247.
|
[8] |
GIANNINI V, NUZZO P, CHIRONI V, et al. An820 μW 9b 40MS/s noise-tolerant dynamic-SAR ADCin 90 nm digital CMOS [C]// International Solid-StateCircuits Conference: Digest of Technology Papers. SanFrancisco, CA, USA: IEEE, 2008: 238-239.
|
[9] |
LIU C C, CHANG S J, HUANG G Y, et al. A 10-bit 50-MS/s SAR ADC with a monotonic capacitorswitching procedure [J]. IEEE Journal of Solid-StateCircuits, 2010, 45(4): 731-740.
|
[10] |
LIN J Y, HUANG H Y, HSIEH C C, et al. A 0.05mm20.6V 500 kS/s 14.3 fJ/conversion-step 11-bit two-stepswitching SAR ADC for 3-dimensional stacking CMOSimager [C]// IEEE Asian Solid State Circuits Conference.Kobe, Japan: IEEE, 2012: 165-168.
|
[11] |
ZHU Z M, XIAO Y, XU L F, et al. An 8/10 bit200/100 MS/s configurable asynchronous SAR ADC[J]. Analog Integrated Circuits and Signal Processing,2013, 77(2): 249-255.
|