上海交通大学学报(英文版) ›› 2017, Vol. 22 ›› Issue (2): 167-172.doi: 10.1007/s12204-017-1817-5

• • 上一篇    下一篇

Optimization of CMOS Repeater Driven Interconnect RC Line Using Genetic Algorithm

KAUR Jasmeet*, GILL Sandeep Singh, KAUR Navneet   

  1. (Department of Electronics and Communication Engineering, Guru Nanak Dev Engineering College, Ludhiana 141006, India)
  • 出版日期:2017-03-31 发布日期:2017-04-04
  • 通讯作者: KAUR Jasmeet E-mail:jasmeetkr.90@gmail.com

Optimization of CMOS Repeater Driven Interconnect RC Line Using Genetic Algorithm

KAUR Jasmeet*, GILL Sandeep Singh, KAUR Navneet   

  1. (Department of Electronics and Communication Engineering, Guru Nanak Dev Engineering College, Ludhiana 141006, India)
  • Online:2017-03-31 Published:2017-04-04
  • Contact: KAUR Jasmeet E-mail:jasmeetkr.90@gmail.com

摘要: In this work, optimization of complementary metal oxide semiconductor (CMOS) repeater driven interconnect resistive-capacitive (RC) line is carried out using genetic algorithm (GA). This work is aimed at powerdelay- product (PDP) minimization of RC interconnect at 180 nm technology node. The algorithm simultaneously optimizes the values of supply voltage, number of repeaters and repeater width for delay and PDP minimization. The accuracy of results obtained is verified by simulations from Cadence virtuoso tool. For delay minimization, comparison of GA results with previous results of the literature shows an improvement of 44.4% in the value of the optimal number of repeaters required. This improvement is obtained by increasing the repeater size, which also increases power dissipation, so a tradeoff has also been achieved in terms of PDP minimization. The comparison of PDP results obtained in this work, with the results at 70, 100, and 130 nm technologies from literature shows improvement in optimal number of repeaters required. The results of algorithm and simulations are in good agreement and demonstrate the validity of proposed algorithm.

关键词: complementary metal oxide semiconductor (CMOS), genetic algorithm, interconnects, optimal, power-delay-product, repeater

Abstract: In this work, optimization of complementary metal oxide semiconductor (CMOS) repeater driven interconnect resistive-capacitive (RC) line is carried out using genetic algorithm (GA). This work is aimed at powerdelay- product (PDP) minimization of RC interconnect at 180 nm technology node. The algorithm simultaneously optimizes the values of supply voltage, number of repeaters and repeater width for delay and PDP minimization. The accuracy of results obtained is verified by simulations from Cadence virtuoso tool. For delay minimization, comparison of GA results with previous results of the literature shows an improvement of 44.4% in the value of the optimal number of repeaters required. This improvement is obtained by increasing the repeater size, which also increases power dissipation, so a tradeoff has also been achieved in terms of PDP minimization. The comparison of PDP results obtained in this work, with the results at 70, 100, and 130 nm technologies from literature shows improvement in optimal number of repeaters required. The results of algorithm and simulations are in good agreement and demonstrate the validity of proposed algorithm.

Key words: complementary metal oxide semiconductor (CMOS), genetic algorithm, interconnects, optimal, power-delay-product, repeater

中图分类号: