Journal of Shanghai Jiaotong University
• Radiao Electronics, Telecommunication Technology • Previous Articles Next Articles
YI Maoxianga,LIANG Huaguoa,WANG Weib,ZHANG Leib
Received:
Revised:
Online:
Published:
Abstract: An extended pattern runlength (xPRL) coding approach was introduced, which uses a dynamic don’t care bit propagation strategy to improve test data compression. Multiple core test sets for testing system on chip (SoC) are merged into a single data stream and compressed by the xPRL coding. A reconfigurable serial scan chain was designed to make the test vectors of different cores unionapplicable. The proposed scheme was applied to an example of SoC with six large ISCAS’89 benchmarks embedded. The analysis and experimental results show that compared to the previous techniques, in which a test set is compressed and applied independently of others, our technique can increase compression rate and, at the same time, reduce redundant shift and capture cycles during scan testing, which thereby can effectively reduce test application time of SoCs.
CLC Number:
TN 407
YI Maoxianga,LIANG Huaguoa,WANG Weib,ZHANG Leib. A Core Union Test Scheme for Reducing System on Chip Test Time[J]. Journal of Shanghai Jiaotong University.
0 / / Recommend
Add to citation manager EndNote|Ris|BibTeX
URL: https://xuebao.sjtu.edu.cn/EN/
https://xuebao.sjtu.edu.cn/EN/Y2010/V44/I02/223