[1]Vermeulen B, Goel S K. Design for debug: Catching design errors in digital chips [J].
IEEE Design and Test of Computers, 2002, 19 (3): 3543. [2]Ko H F, Nicolici N. Combining scan and trace buffers for enhancing realtime observability in postsilicon debugging [C]∥15th IEEE European Test Symposium (ETS). Praha, Czech Republic: IEEE, 2010: 6267. [3]Basu K, Mishra P, Patra P. Efficient combination of trace and scan signals for post silicon validation and debug [C]∥Proceedings of the International Test Conference. Anaheim: IEEE, 2011: 18. [4]Ko H F, Nicolici N. Algorithms for state restoration and tracesignal selection for data acquisition in silicon debug [J]. IEEE Trans ComputerAided Design Integrated Circuits and System, 2009, 28(2): 285297. [5]Daoud E A, Nicolici N. On using lossy compression for repeatable experiments during silicon debug [J]. IEEE Trans on Computer, 2011, 60 (7): 937950. [6]Riley M, Chelstrom N, Genden M, et al. Debug of CELL processor: Moving the lab into silicon [C]∥Proc ITC’06 IEEE International Test Conference. Santa Clara, CA: IEEE, 2006: 19. [7]Riley M, Genden M. Cell BE SOC debug features[C]∥ICICDT’07 IEEE International Conference on Integrated Circuit Design and Technology. Austin, TX: IEEE, 2007: 15. [8]Ziaja T, Gala M. Overview of DFT features of the sun microsystems Niagara2 CMP/ CMT SPARC chip [C]∥ICICDT’08 IEEE International Conference on Integrated Circuit Design and Technology. Austin: IEEE, 2008: 151154. [9]Carbine A, Feltham D. Pentium pro processor design for test and debug [C]∥Proceedings of the International Test Conference. Washington: IEEE, 1997: 298299. [10]Josephson D, Poehhnan S, Govan V. Debug methodology for the McKinley processor [C]∥Proceedings of the International Test Conference. Baltimore: IEEE, 2001: 458459. [11]Wood T J. The test and debug features of the AMDK7TM microprocessor[C]∥Proceedings of the International Test Conference. Atlantic City: IEEE, 1999: 130136. [12]Pyron C, Alexander M, Golab J, et al. DFT advances in the Motorola MPC7400, a PowerPCTM G4 microprocessor [C]∥Proceedings of the International Test Conference. Atlantic City: IEEE, 1999: 137146. [13]Chen L C, Dickinson P, Mantri P, et al. Tranlsition test on UltraSPARCTMT2 microprocessor [C]∥Proceedings of the International Test Conference. Santa Clara: IEEE, 2008: 110. [14]Pyron C, Prado J, Golab J. Next generation PowerPCTM microprocessor test strategy improvements [C]∥Proceedings of the International Test Conference. Washington: IEEE, 1997: 414423. |