Design of a 2 GHz L2 Cache for 16-core Processor
LI Yong-Jin, DENG Rang-Yu, YAN Xiao-Bo, YI Xiao-Fei, ZHOU Hong-Wei, ZHANG Ying
Journal of Shanghai Jiaotong University . 2013, (01): 108 -112 .