上海交通大学学报(自然版) ›› 2018, Vol. 52 ›› Issue (9): 1098-1103.doi: 10.16183/j.cnki.jsjtu.2018.09.014

• 学报(中文) • 上一篇    下一篇

用于智能传声器的低功耗语音降噪处理器设计

陈黎明1,陈铖颖1,杨骏2   

  1. 1. 厦门理工学院 光电与通信工程学院, 福建 厦门 361024; 2. 佛山科学技术学院, 广东 佛山 528000
  • 通讯作者: 陈黎明(1982-),男,福建省莆田市人,副教授,主要从事低功耗微处理器与超大规模集成电路研究. 电话(Tel.): 0592-6291615;E-mail: chenliminghust@126.com.
  • 基金资助:
    中国科学院战略先导科技专项资助项目(XDA06020401),国家自然科学基金资助项目(61306093)

A Design of Low Power Audio Noise Reduction Processor for Smart Microphone

CHEN Liming,CHEN Chengying,YANG Jun   

  1. 1. School of Opto-Electronic and Communication Engineering, Xiamen University of Technology, Xiamen 361024, Fujian, China; 2. Foshan University, Foshan 528000, Guangdong, China

摘要: 研究一种低功耗语音降噪处理器,提高传声器信噪比和智能化程度.该降噪处理器采用专用指令集处理器内核+硬件加速器的异构多核架构,兼顾低功耗、运算效率和灵活性.专用指令集处理器内核为24-bit位宽、多级流水、双哈佛存储结构,定制专用语音加速指令和硬件,提升运算效率.硬件加速器负责密集、规整的时域/频域变换操作,采用可配置结构,保证硬件灵活性,并通过中断和共享存储器机制与专用指令集处理器内核通信.基于SMIC 130nm工艺完成该降噪处理器芯片设计,结果显示处理器完成语音降噪任务,背景噪声下降约10dB,平均电流仅206μA.

关键词: 数字信号处理器, 低功耗设计, 微机电系统传声器, 专用指令集处理器, 语音信号处理

Abstract: A low power noise reduction processor is developed to improve SNR of microphone. The processor consists of ASIP (application specific instruction-set processor) and hardware accelerators, achieving a great tradeoff of power, efficiency and flexibility. The ASIP has 24-bit width, multi-step pipeline, dual Harvard memory architecture. Acceleration instructions are developed to improve computation efficiency. The reconfigurable accelerators are introduced for high density computing tasks, such as the transformation between time and frequency domain. The processor is implemented on SMIC 130 nm technology, and results show that the processor reduces the noise by 10 dB, consuming about 206 μA current on average.

Key words: application specific instruction-set processor, audio signal processing, digital signal processors, low power electronics, micro-electro-mechanical system microphone

中图分类号: