[1]邹晨.FPGA设计中跨时钟域信号同步方法[J].航空计算技术, 2014, 44(4): 131-134.
ZOU Chen. Method of signal synchronization of cross-clock domain in design of FPGA[J].Aeronautical Computing Technique, 2014, 44(4): 131-134.
[2]俞帆, 张伟欣. FPGA设计中的跨时钟域问题[J].现代电子技术, 2014, 37(7): 151-156.
YU Fan, ZHANG Weixin. Problem of clock domain crossing in FPGA design[J]. Modern Electronics Technique, 2014, 37(7): 151-156.
[3]周伟, 杜玉晓, 杨其宇, 等. FPGA跨时钟域亚稳态研究[J]. 电子世界, 2012(3): 87-89.
ZHOU Wei, DU Yuxiao, YANG Qiyu, et al. Research on the metastable state of FPGA across clock domains[J]. Electronics World, 2012(3): 87-89.
[4]胡昌顺, 高嵩, 吴春瑜, 等. SOC设计中多bits数据跨时钟域的解决方法[J]. 辽宁大学学报(自然科学版), 2011, 38(1): 11-15.
HU Changshun, GAO Song, WU Chunyu, et al.Solution for multi-bit data across clock domains in SOC design[J]. Journal of Liaoning University (Natural Sciences Edition), 2011, 38(1): 11-15.
[5]黄忠朝, 赵于前. 一种实现高速异步FIFO的FPGA方法[J]. 计算机工程与应用, 2010, 46(3): 13-15.
HUANG Zhongchao, ZHAO Yuqian. Implementation method of high-speed asynchronous FIFO using FPGA[J]. Computer Engineering and Applications, 2010, 46(3): 13-15. |